Job Requirements
Camden, NJ
Secret Polygraph Unspecified
Career Level not specified
Salary not specified
Join Premium to unlock estimated salaries
Job Description
Chipton-Ross is seeking an FPGA/ASIC Design Engineer for a contract opportunity in Camden, NJ.
BASIC QUALIFICATIONS (REQUIRED SKILLS/EXPERIENCE):
At least 3 year experience with proven track record of implementing complex algorithms targeting ASIC/FPGAs. Bachelor of Science in Electrical Engineering or Computer Science or equivalent Master of Science in Electrical Engineering or Computer Science preferred. Proficiency in VHDL and FPGA design/debug Xilinx FPGA / Vivado. Excellent Analytical/Debug skills. Good verbal, written, and presentation skills. US Citizenship required. VHDL Experience is required for all candidates to be considered. Looking for mid-senior level folks Proficient in VHDL >5 yrs, Xilinx FPGA design EDA- Vivado Must have done hands on multiple complex designs arch/design/verification/Synthesis/STA Big Plus Working with Ethernet protocol (not just instantiating the IP) Is a big plus. Mentor EDA CDC/Lint/AC/RDC
POSITION RESPONSIBILITIES:
The FPGA/ASIC Design Engineer will be responsible for the architecture, implementation, verification/validation through Software integration test, for delivery of complex FPGAs AND/OR ASICs systems. This is a key, high impact, high visibility role in the organization to ensure robust quality and delivery of Communication products for National Security. Develop architectures for implementation of high throughput complex designs involving Cryptographic Algorithms (VHDL) with high speed protocols NVMe, PCIe/SRIOV, 10G-400G Ethernet, TCP/IP, and IP development/integration targeting ARM SOC FPGAs (Ex. Xilinx MPSOC) AND/OR ASICs. Additionally, S/He will be responsible for writing/debugging tests/sequences for End-to-End simulation on UVM framework, with System Verilog Assertions, and also writing/debugging C++ based SW driven validation on SOC evaluation boards (Xilinx MPSOC) running Linux.
PREFERRED QUALIFICATIONS (DESIRED SKILLS/EXPERIENCE:
High Level Synthesis (HLS) with Vivado, Embedded SW C++ (OOP) and System Verilog Assertions (SVA). Knowledge of high-speed protocols (PCIe, TCP/IP, Ethernet).
REQUIRED EDUCATION:
Bachelor of Science in Electrical Engineering or Computer Science or equivalent Master of Science in Electrical Engineering or Computer Science preferred. **Education MUST be accredited**
WORK HOURS:
Full-Time Monday-Friday 08:00am-05:00pm
ADDITIONAL:
Active secret clearance required.
Employment will be contingent on clearing a drug screen and background check. Both must clear prior to start date.
BASIC QUALIFICATIONS (REQUIRED SKILLS/EXPERIENCE):
At least 3 year experience with proven track record of implementing complex algorithms targeting ASIC/FPGAs. Bachelor of Science in Electrical Engineering or Computer Science or equivalent Master of Science in Electrical Engineering or Computer Science preferred. Proficiency in VHDL and FPGA design/debug Xilinx FPGA / Vivado. Excellent Analytical/Debug skills. Good verbal, written, and presentation skills. US Citizenship required. VHDL Experience is required for all candidates to be considered. Looking for mid-senior level folks Proficient in VHDL >5 yrs, Xilinx FPGA design EDA- Vivado Must have done hands on multiple complex designs arch/design/verification/Synthesis/STA Big Plus Working with Ethernet protocol (not just instantiating the IP) Is a big plus. Mentor EDA CDC/Lint/AC/RDC
POSITION RESPONSIBILITIES:
The FPGA/ASIC Design Engineer will be responsible for the architecture, implementation, verification/validation through Software integration test, for delivery of complex FPGAs AND/OR ASICs systems. This is a key, high impact, high visibility role in the organization to ensure robust quality and delivery of Communication products for National Security. Develop architectures for implementation of high throughput complex designs involving Cryptographic Algorithms (VHDL) with high speed protocols NVMe, PCIe/SRIOV, 10G-400G Ethernet, TCP/IP, and IP development/integration targeting ARM SOC FPGAs (Ex. Xilinx MPSOC) AND/OR ASICs. Additionally, S/He will be responsible for writing/debugging tests/sequences for End-to-End simulation on UVM framework, with System Verilog Assertions, and also writing/debugging C++ based SW driven validation on SOC evaluation boards (Xilinx MPSOC) running Linux.
PREFERRED QUALIFICATIONS (DESIRED SKILLS/EXPERIENCE:
High Level Synthesis (HLS) with Vivado, Embedded SW C++ (OOP) and System Verilog Assertions (SVA). Knowledge of high-speed protocols (PCIe, TCP/IP, Ethernet).
PHYSICAL REQUIREMENTS:
REQUIRED EDUCATION:
Bachelor of Science in Electrical Engineering or Computer Science or equivalent Master of Science in Electrical Engineering or Computer Science preferred. **Education MUST be accredited**
WORK HOURS:
Full-Time Monday-Friday 08:00am-05:00pm
ADDITIONAL:
Active secret clearance required.
Employment will be contingent on clearing a drug screen and background check. Both must clear prior to start date.
group id: chipton