user avatar

Silicon Packaging Design Engineer

Intel Federal

Today
Top Secret/SCI
Unspecified
Polygraph
Engineering - Systems
Phoenix, AZ (On-Site/Office)

Job Details:

Job Description:

As an integral part of Intel's new Integrated Device Manufacturer 2.0 (IDM2.0) strategy, we are establishing Foundry Services (FS), a fully vertical, stand-alone foundry business, reporting directly to the CEO. Foundry Services will be a world-class foundry business and major provider of US and European based capacity to serve customers globally.

Foundry Services will be differentiated from other foundries with a combination of leading-edge packaging and process technology, committed capacity in the US and Europe, and a world-class IP portfolio that customers can choose from, including x86 cores, graphics, media, display, AI, interconnect, fabric and other critical foundational IP's, along with Arm and RISC-V ecosystem IPs. Foundry Services will also provide access to silicon design services to help our customers seamlessly turn silicon into solutions, using industry standard design packages.

This business unit is completely dedicated to the success of its customers with full PandL responsibilities. This model will ensure that our foundry customers' products receive our utmost focus in terms of service, technology enablement, and capacity commitments. FS is already engaged with customers today starting with our existing foundry offerings. We are expanding at a torrid pace to include our most advanced technologies, which are ideal for high-performance applications.

Responsibilities include but are not limited to:
  • Drives end to end development for silicon design from concept through tapeout and implements physical layout and routing of the package design.
  • Responsible for the definition and development of assembly test chips or bridge die which are used to characterize aspects of chip-package interactions.
  • Provides consultation concerning packaging problems and improvements in the packaging process.
  • Responds to customer and/or client requests or events as they occur.
  • Develops solutions to problems utilizing formal education and judgment.

#cj

Qualifications:

You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Experience listed below would be obtained through a combination of your degree, research and or relevant previous job and or internship experiences.

Minimum Requirements:
  • US Citizenship required.
  • Ability to obtain and maintain a US Government TS/SCI Security Clearance with Polygraph.
  • Bachelor's degree with 1+ years of relevant experience or Master's degree with relevant experience in Mechanical Engineering or Electrical Engineering. Must have the required degree or expect the required degree by December 2025.
  • 3+ months experience with microelectronic package or silicon layout design using Cadence Virtuoso, Genesys or similar tools .
  • 3+ months experience with physical layout aspects of chip design/layout including but not limited to custom layouts, floor plans, schematic generation and schematic to layout conversion and verification.


This position is not eligible for Intel immigration sponsorship.

Preferred Qualifications:
  • Active US Government Security Clearance with a minimal of a Secret Level
  • Experience with device design, and analog/mixed signal layout
  • Experience with ICCompiler and ICWorkbench
  • Readiness to troubleshoot a wide variety of physical design/layout issues.


Job Type:
College Grad

Shift:
Shift 1 (United States of America)

Primary Location:
US, Arizona, Phoenix

Additional Locations:

Business group:
As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore's Law to bring smart, connected devices to every person on Earth.

Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A

Benefits:

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:

https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003

Annual Salary Range for jobs which could be performed in the US:

$104,890.00-$148,080.00

S alary range dependent on a number of factors including location and experience.

Work Model for this Role
This role will require an on-site presence. * Job posting details (such as work model, location or time type) are subject to change.
group id: 91163322
N
Name HiddenRecruiter
Find Intel Federal on Social Media
Network Employers
user avatar
About Us
Intel Federal LLC is a wholly owned subsidiary of Intel Corporation responsible for managing Intel’s business with the US Federal Government. Intel Federal coordinates business units across Intel Corporation to develop and execute programs for agencies. Intel Federal works with and across the defense industrial base and systems integrator ecosystem to deliver mission solutions to federal customers.

Intel Federal Jobs


Clearance Level
Top Secret/SCI